Module d1_pac::csic::csic_parser0::prs_ncsic_if_cfg
source · Expand description
Parser NCSIC Interface Configuration Register
Structs§
- Parser NCSIC Interface Configuration Register
- Register
prs_ncsic_if_cfgreader - Register
prs_ncsic_if_cfgwriter
Enums§
- Data clock type
- Value on reset: 0
- Value on reset: 0
- Field polarity (For YUV HV timing) / Field sequence (For BT656 timing)
- only valid when CSI_IF is YUB and source type is interlaced
- Href polarity
- Value on reset: 0
- Input data sequence, only valid for YUV422 and YUV420 input format
- When select IF_DATA_WIDTH to be 8+2bit, odd/even pixel byte at CSI-D[11:4] will be rearranged to D[11:2]+2’b0 at the actual CSI data bus according to these sequences
- Bit 20-23 corresponding to the SRC_TYPEs for channel 0-3
- Vref polarity
- Value on reset: 0
Type Aliases§
- Field
clk_polreader - Data clock type - Field
clk_polwriter - Data clock type - Field
csi_ifreader - - Field
csi_ifwriter - - Field
ddr_sample_mode_enreader - - Field
ddr_sample_mode_enwriter - - Field
field_dt_modereader - only valid when CSI_IF is YUB and source type is interlaced - Field
field_dt_modewriter - only valid when CSI_IF is YUB and source type is interlaced - Field
field_dt_pclk_shiftreader - Only for vsync detected field mode, the odd field permitted pclk - Field
field_dt_pclk_shiftwriter - Only for vsync detected field mode, the odd field permitted pclk - Field
fieldreader - Field polarity (For YUV HV timing) / Field sequence (For BT656 timing) - Field
fieldwriter - Field polarity (For YUV HV timing) / Field sequence (For BT656 timing) - Field
href_polreader - Href polarity - Field
href_polwriter - Href polarity - Field
if_data_widthreader - - Field
if_data_widthwriter - - Field
input_seqreader - Input data sequence, only valid for YUV422 and YUV420 input format - Field
input_seqwriter - Input data sequence, only valid for YUV422 and YUV420 input format - Field
seq_8plus2reader - When select IF_DATA_WIDTH to be 8+2bit, odd/even pixel byte at CSI-D[11:4] will be rearranged to D[11:2]+2’b0 at the actual CSI data bus according to these sequences - Field
seq_8plus2writer - When select IF_DATA_WIDTH to be 8+2bit, odd/even pixel byte at CSI-D[11:4] will be rearranged to D[11:2]+2’b0 at the actual CSI data bus according to these sequences - Field
source_typereader - Bit 20-23 corresponding to the SRC_TYPEs for channel 0-3 - Field
source_typewriter - Bit 20-23 corresponding to the SRC_TYPEs for channel 0-3 - Field
vref_polreader - Vref polarity - Field
vref_polwriter - Vref polarity - Field
yuv420_line_orderreader - - Field
yuv420_line_orderwriter -